# **Habib University**



Dhanani School of Science and Engineering

CE/CS 321/330 Computer Architecture

Spring 2024

# Final Lab Project

5-Stage Pipelined Processor To Execute A Single Array Sorting Algorithm

# **Group Members**

Bilal Ahmed (ba08018)

 ${\rm Hammad\ Malik\ (hm08298)}$ 

Ahtisham Uddin (au08429)

# Contents

| 1 | Intr                                                                  | roduction                                 |  | 3  |
|---|-----------------------------------------------------------------------|-------------------------------------------|--|----|
| 2 | Met                                                                   | ethodology                                |  | 3  |
|   | 2.1                                                                   | Task 1                                    |  | 3  |
|   |                                                                       | 2.1.1 Risc V Assemby Code for Bubble Sort |  | 3  |
|   |                                                                       | 2.1.2 Bubble Sort Implementation          |  | 3  |
|   |                                                                       | 2.1.3 Result                              |  | 4  |
|   | 2.2                                                                   | Changes in Code                           |  | 5  |
|   |                                                                       | 2.2.1 Instruction Memory                  |  | 5  |
|   |                                                                       | 2.2.2 Data Memory Memory                  |  | 5  |
|   |                                                                       | 2.2.3 Branching Unit                      |  |    |
|   | 2.3                                                                   | · · · · · · · · · · · · · · · · · · ·     |  | 7  |
|   |                                                                       | 2.3.1 Pipelined Processor                 |  | 7  |
|   |                                                                       | 2.3.2 Result                              |  | 8  |
|   | 2.4                                                                   |                                           |  | 9  |
|   |                                                                       | 2.4.1 IF/ID                               |  | 9  |
|   |                                                                       | 2.4.2 ID/EX                               |  | 9  |
|   |                                                                       | 2.4.3 EX/MEM                              |  | 10 |
|   |                                                                       | 2.4.4 MEM/WB                              |  | 11 |
|   |                                                                       | 2.4.5 Forwarding Unit                     |  | 11 |
|   | 2.5                                                                   | Task 3                                    |  | 12 |
|   |                                                                       | 2.5.1 Hazard Detection Circuitry          |  | 12 |
|   | 2.6                                                                   | Results                                   |  | 12 |
|   | 2.7                                                                   | Changes in Code                           |  | 12 |
|   |                                                                       | 2.7.1 Hazard Detection Unit               |  | 12 |
|   |                                                                       | 2.7.2 Flush                               |  | 13 |
|   |                                                                       | 2.7.3 Data Extractor                      |  | 14 |
| 3 | Comparison between Pipelined and non-Pipelined Single Cycle Processor |                                           |  | 14 |
|   |                                                                       |                                           |  |    |
| 4 | Cha                                                                   | allenges // Conclusion                    |  | 14 |
| 5 | Tas                                                                   | sk Division                               |  | 15 |
| 6 | Git                                                                   | thub Repository                           |  | 15 |

# 1 Introduction

The purpose of this project is to design a 5-stage pipelined processor to execute a single array sorting algorithm. We will be converting our single cycle processor to a pipelined one. The processor is designed in Verilog HDL and the sorting algorithm is written in RISC-V assembly language. The processor is first executed using single cycle processor, it is then implemented by adding in pipelining to the processor to increase efficiency in our processor. The report is divided according to each task that we had to implement according to the project rubrics.

# 2 Methodology

# 2.1 Task 1

#### 2.1.1 Risc V Assemby Code for Bubble Sort

We implemented "Bubble Sort" sorting algorithm in RISC V assembly on the Venus simulator.

```
addi x18, x0, 0 #to track a[i] offset
  add x8, x0, x0 # i iterator (starts at 0)
  outerloop: beq x8, x11, outerexit \#i < 10
  add x29, x0, x8 # j iterator (set to i each outer loop)
  add x19, x8, x0
  add x19, x19, x19
  add x19, x19, x19
  innerloop: beq x29, x11, innerexit \#j < 10
12
  addi x29, x29, 1 # increment j by 1
13
  addi x19, x19, 8 # increment j offset
14
  lw x26, 0x0(x18)
                         # load a[i] into register
16
                         # load a[j] into register
  lw x27, 0x0(x19)
  blt x26, x27, bubblesort # if a[i] < a[j], dont restart loop but bubble sort
19
20
  beq x0,x0, innerloop # unconditional loop
21
22
23 bubblesort:
add x5, x0, x26 # int temp = a[i]
25 \text{ sw } \text{ x27, } \text{ O(x18)} \text{ # } a[i] = a[j]
26 \text{ sw } x5, 0(x19) \# a[j] = temp
28 beq x0, x0, innerloop # restart j
29 innerexit:
^{31} addi x8, x8, 1 #increment i
addi, x18, x18, 8 # increment i offset
33 beq x0, x0, outerloop
34 outerexit:
```

Listing 1: Selection Sort Assembly code

## 2.1.2 Bubble Sort Implementation

We made modifications to the lab 11 module where all modules were instantiated together to make a processor. We revised the ALU and instruction memory code, incorporating a branch unit code to facilitate branch operations. In the ALU code, we introduced functionality for the funct3 bit of bgt and blt, and expanded the 4-byte offset to an 8-byte offset to accommodate our 64-bit processor. Additionally, we initialized a list and sorted it using the instruction memory on the single-cycle processor. We made changes to Data Memory too, adding on the data to be sorted.

# 2.1.3 Result



Figure 1: Simulation Output



Figure 2: Sorted Array

# 2.2 Changes in Code

# 2.2.1 Instruction Memory

```
n module Instruction_Memory
2 (
3 input [63:0] Inst_Address,
4 output reg [31:0] Instruction
5);
6 reg [7:0] inst_mem [87:0];
7 initial
8 begin
        \{inst_mem[3], inst_mem[2], inst_mem[1], inst_mem[0]\} = 32'h00000913;//1
        {inst_mem[7], inst_mem[6], inst_mem[5], inst_mem[4]} = 32'h00000433;//2
        \{inst_mem[11], inst_mem[10], inst_mem[9], inst_mem[8]\} = 32'h04b40863;//3
11
        {inst_mem[15], inst_mem[14], inst_mem[13], inst_mem[12]} = 32'h00800eb3
12
            ;//4
        \{inst_mem[19], inst_mem[18], inst_mem[17], inst_mem[16]\} = 32'h000409b3
13
            ;//5
        {inst_mem[23], inst_mem[22], inst_mem[21], inst_mem[20]} = 32,h013989b3
14
            ;//6
        \{inst_mem[27], inst_mem[26], inst_mem[25], inst_mem[24]\} = 32'h013989b3
        {inst_mem[31], inst_mem[30], inst_mem[29], inst_mem[28]} = 32,h013989b3
            ;//8
        {inst_mem[35], inst_mem[34], inst_mem[33], inst_mem[32]} = 32'h02be8663
17
        {inst_mem[39], inst_mem[38], inst_mem[37], inst_mem[36]} = 32'h001e8e93
            ;//10
        \{inst_mem[43], inst_mem[42], inst_mem[41], inst_mem[40]\} = 32'h00898993
            ;//11
        {inst_mem[47], inst_mem[46], inst_mem[45], inst_mem[44]} = 32,h00093d03
            ;//12
        {inst_mem[51], inst_mem[50], inst_mem[49], inst_mem[48]} = 32'h0009bd83
            ://13
        {inst_mem[55], inst_mem[54], inst_mem[53], inst_mem[52]} = 32'h01bd4463
            ;//14
        {inst_mem[59], inst_mem[58], inst_mem[57], inst_mem[56]} = 32'hfe0004e3
            ;//15
        {inst_mem[63], inst_mem[62], inst_mem[61], inst_mem[60]} = 32'h01a002b3
24
            ;//16
        {inst_mem[67], inst_mem[66], inst_mem[65], inst_mem[64]} = 32'h01b93023
        {inst_mem[71], inst_mem[70], inst_mem[69], inst_mem[68]} = 32,h0059b023
26
            ;//18
        {inst_mem[75], inst_mem[74], inst_mem[73], inst_mem[72]} = 32'hfc000ce3
        {inst_mem[79], inst_mem[78], inst_mem[77], inst_mem[76]} = 32'h00140413
            ;//20
        \{inst_mem[83], inst_mem[82], inst_mem[81], inst_mem[80]\} = 32'h00890913
        {inst_mem[87], inst_mem[86], inst_mem[85], inst_mem[84]} = 32'hfa000ae3
            ;//22
31 end
32 always @(Inst_Address)
34 Instruction[7:0] = inst_mem[Inst_Address+0];
        Instruction[15:8] = inst_mem[Inst_Address+1];
        Instruction[23:16] = inst_mem[Inst_Address+2];
36
        Instruction[31:24] = inst_mem[Inst_Address+3];
37
38 end
39 endmodule
```

Listing 2: Design Module for Instruction Memory

#### 2.2.2 Data Memory Memory

```
nodule Data_Memory
2 (
3 input [63:0] Mem_Addr,
4 input [63:0] Write_Data,
5 input clk, MemWrite, MemRead,
6 output reg [63:0] Read_Data,
7 output [63:0] element1,
    output [63:0] element2,
    output [63:0] element3,
9
    output [63:0] element4,
    output [63:0] element5,
    output [63:0] element6,
12
    output [63:0] element7,
    output [63:0] element8
14
15 );
reg [7:0] DataMemory [255:0];
17 integer i;
18 initial
19 begin
20 for (i = 0; i < 256; i = i + 1) begin
      DataMemory[i] = 0;
21
22 end
        DataMemory [0] = 8'd188;
23
        DataMemory[8] = 8'd22;
24
        DataMemory [16] = 8'd33;
25
        DataMemory [24] = 8'd24;
26
        DataMemory [32] = 8'd115;
        DataMemory [40] = 8'd63;
28
        DataMemory [48] = 8'd74;
29
        DataMemory[56] = 8'd33;
30
  end
31
    assign element1 = {DataMemory[7], DataMemory[6], DataMemory[5], DataMemory[4],
        DataMemory[3], DataMemory[2], DataMemory[1], DataMemory[0]);
    assign element2 = {DataMemory[15],DataMemory[14],DataMemory[13],DataMemory
        [12], DataMemory [11], DataMemory [10], DataMemory [9], DataMemory [8]};
    assign element3 = {DataMemory[23], DataMemory[22], DataMemory[21], DataMemory
        [20], DataMemory [19], DataMemory [18], DataMemory [17], DataMemory [16];
    assign element4 = {DataMemory[31], DataMemory[30], DataMemory[29], DataMemory
        [28], DataMemory [27], DataMemory [26], DataMemory [25], DataMemory [24]};
    assign element5 = {DataMemory[39], DataMemory[38], DataMemory[37], DataMemory
        [36], DataMemory [35], DataMemory [34], DataMemory [33], DataMemory [32]);
    assign element6 = {DataMemory[47], DataMemory[46], DataMemory[45], DataMemory
38
        [44], DataMemory [43], DataMemory [42], DataMemory [41], DataMemory [40];
    assign element7 = {DataMemory[55], DataMemory[54], DataMemory[53], DataMemory
        [52], DataMemory [51], DataMemory [50], DataMemory [49], DataMemory [48];
    assign element8 = {DataMemory[63],DataMemory[62],DataMemory[61],DataMemory
        [60], DataMemory [59], DataMemory [58], DataMemory [57], DataMemory [56]);
41
42
43 always @ (*)
44 begin
45 if (MemRead)
46 Read_Data =
47 {DataMemory [Mem_Addr+7], DataMemory [Mem_Addr+6], DataMemory [Mem_Addr+5], DataMemory
      [Mem_Addr+4],DataMemory[Mem_Addr+3],DataMemory[Mem_Addr+2],DataMemory[
      Mem_Addr+1], DataMemory [Mem_Addr]};
48 end
49 always @ (posedge clk)
50 begin
if (MemWrite)
53 DataMemory[Mem_Addr] = Write_Data[7:0];
DataMemory[Mem_Addr+1] = Write_Data[15:8];
DataMemory [Mem_Addr+2] = Write_Data [23:16];
56 DataMemory[Mem_Addr+3] = Write_Data[31:24];
57 DataMemory[Mem_Addr+4] = Write_Data[39:32];
```

```
DataMemory [Mem_Addr+5] = Write_Data [47:40];
DataMemory [Mem_Addr+6] = Write_Data [55:48];
DataMemory [Mem_Addr+7] = Write_Data [63:56];
end
end
end
end
end
end
end
```

Listing 3: Design Module for Data Memory

# 2.2.3 Branching Unit

```
module branching_unit
     input [2:0] funct3,
3
       input [63:0] readData1,
       input [63:0] b,
5
6
     output reg addermuxselect
    initial
       begin
         addermuxselect = 1'b0;
12
       end
13
    always @(*)
14
       begin
         case (funct3)
16
           3, p000:
17
18
                if (readData1 == b)
19
                  addermuxselect = 1'b1;
                else
                  addermuxselect = 1'b0;
23
                end
            3'b100:
24
                begin
                  if (readData1 < b)</pre>
26
                  addermuxselect = 1'b1;
27
28
                  addermuxselect = 1'b0;
29
                end
           3'b101:
             begin
                if (readData1 > b)
                addermuxselect = 1'b1;
34
                  addermuxselect = 1'b0;
36
             end
37
         endcase
38
        end
39
40 endmodule
```

Listing 4: Design Module for Branching Unit

# 2.3 Task 2

# 2.3.1 Pipelined Processor

A difficulty with implementation of single cycle processor is that the processor only executes one instruction at a time, and only after that instruction is finished is execution of the subsequent instruction begins, which is counter-productive. Given that the majority of the components in our processors would remain idle, it is immediately clear how wasteful this would be and how much processing power it would waste. This is why, in this section, we'll try to fix it by adding pipelining to our single-cycle processor.

Pipelining would allow us to execute numerous commands at once. An in-depth explanation of how this works will be provided in the following section, but for now, consider that one component will work on one portion of the instruction while the other will work on a different part at the same point,

thus increasing the efficiency of the whole program. We'll be incorporating a five-stage pipeline into our Risc-V processor, allowing it to handle five instructions at once. The five stages we implemented for the processor are as follows:

- 1. IF: Instruction Fetch
- 2. ID: Instruction Decode
- 3. EX: Execution or address calculation
- 4. MEM: Data Memory Access
- 5. WB: Write back

We will be introducing four new registers to implement the pipelining stage and to make our program more efficient. These registers are as follows:

- 1. IF/ID register: This register will be used to store the instruction fetched in the IF stage and will be used in the ID stage.
- 2. ID/EX register: This register will be used to store the instruction decoded in the ID stage and will be used in the EX stage.
- 3. EX/MEM register: This register stores the result of the execution stage.
- 4. MEM/WB register: This register stores the result of the memory access stage.

These four newly introduced pipeline registers help in the pipelining process. These registers allow the pipeline to handle multiple instructions simultaneously and keep track of the progress of each instruction as it moves through the pipeline. The use of these registers helps to improve the performance of the processor by enabling the processing of multiple instructions in parallel.

An ideal pipeline would be one which continuously moves forward and the instructions are only provided and moved forward. However, this is not the case with the pipeline taught to us. e of the PC, choosing between the incremented PC and the branch address from the MEM stage.

Along with the four intermediate pipeline registers, we will also add a control line and a forwarding unit. We extend these registered to store the control lines passed from one stage to another. These registers would be timed to the clock and would either send the stored contents for additional processing or be flushed on each positive edge.

#### 2.3.2 Result



Figure 3: Simulation Output



Figure 4: Forwarding Output

# 2.4 Code Changes

# 2.4.1 IF/ID

```
module ifidreg(
2 input clk,
3 input reset,
4 input [63:0] pc_out,
5 input [31:0] instruction,
output reg [63:0] ifidpc_out,
7 output reg [31:0] ifidinst);
9 always @(posedge clk) begin
      if (reset == 1'b1) begin
10
          ifidpc_out = 0;
11
          ifidinst = 0;
12
          end
13
      else begin
14
          ifidpc_out = pc_out;
          ifidinst = instruction;
17
          end
18 end
19
20 endmodule
```

Listing 5: Design Module for IF/ID

# 2.4.2 ID/EX

```
nodule idexreg(
2 input clk,
3 input reset,
4 input [63:0] ifidpc_out, readdata1, readdata2, imm,
5 input [4:0] rs1, rs2, rd,
6 input
         [3:0] funct3,
7 input branch, memread, memtoreg, memwrite, regwrite, alusrc,
         [1:0] aluop,
8 input
9 output reg [63:0]idexpc_out, idexreaddata1, idexreaddata2, ideximm,
10 output reg [4:0] idexrs1, idexrs2, idexrd,
output reg [3:0] idexfunct3,
_{12} output reg idexbranch, idexmemread, idexmemtoreg, idexmemwrite, idexregwrite,
     idexalusrc,
output reg [1:0] idexaluop
      );
14
15
16 always @(posedge clk) begin
      if (reset == 1'b1)begin
17
18
          idexpc_out = 0;
          idexreaddata1 = 0;
19
          idexreaddata2 = 0;
20
          ideximm = 0;
21
          idexrs1 = 0;
22
          idexrs2 = 0;
23
          idexrd = 0;
24
25
          idexfunct3 = 0;
          idexbranch = 0;
```

```
idexmemread = 0;
          idexmemtoreg = 0;
28
           idexmemwrite = 0;
           idexregwrite = 0;
           idexalusrc = 0;
31
           idexaluop = 0;
32
          end
33
      else begin
34
           idexpc_out = ifidpc_out;
35
           idexreaddata1 = readdata1;
36
           idexreaddata2 = readdata2;
37
           ideximm = imm;
           idexrs1 = rs1;
39
           idexrs2 = rs2;
40
          idexrd = rd;
41
          idexfunct3 = funct3;
42
          idexbranch = branch;
43
          idexmemread = memread;
44
          idexmemtoreg = memtoreg;
45
          idexmemwrite = memwrite;
46
          idexregwrite = memwrite;
47
          idexalusrc = alusrc;
48
          idexaluop = aluop;
50
          end
51
52
      end
53 endmodule
```

Listing 6: Design Module for ID/EX

# 2.4.3 EX/MEM

```
module exmemreg(
    input clk, reset,
    input [63:0] adderout, //adder output
    input [63:0] resultinalu,//64bit alu output
    input zeroin,//64bit alu output
    input [63:0] writedatain, //2 bit mux2by1 output
    input [4:0] rdin, //IDEX output
    input branchin, memreadin, memtoregin, memwritein, regwritein, //IDEXX outputs
    input addermuxselectin,
    output reg [63:0] exmemadderout,
10
11
    output reg exmemzero,
    output reg [63:0] exmemresultoutalu,
12
    output reg [63:0] exmemwritedataout,
13
    output reg [4:0] exmemrd,
14
    output reg exmembranch, exmemmemread, exmemmemtoreg, exmemmemwrite,
15
       exmemregwrite,
    output reg exmemaddermuxselect);
16
17
    always @(posedge clk)
18
      begin
19
        if (reset == 1'b1)
20
          begin
21
            exmemadderout = 64'b0;
22
            exmemzero = 1'b0;
23
            exmemresultoutalu = 63'b0;
24
            exmemwritedataout = 64'b0;
25
            exmemrd = 5'b0;
26
            exmembranch = 1'b0;
27
            exmemmemread = 1'b0;
28
            exmemmemtoreg =1'b0
            exmemmemwrite = 1'b0;
            exmemregwrite = 1'b0;
            exmemaddermuxselect = 1'b0;
          end
33
        else
```

```
exmemadderout = adderout;
             exmemzero = zeroin;
37
             exmemresultoutalu = resultinalu;
            exmemwritedataout = writedatain;
39
            exmemrd = rdin:
40
            exmembranch = branchin;
41
             exmemmemread = memreadin;
42
             exmemmemtoreg = memtoregin;
43
             exmemmemwrite = memwritein;
44
             exmemregwrite = regwritein;
45
             exmemaddermuxselect = addermuxselectin;
48
      end
49 endmodule
```

Listing 7: Design Module for EX/MEM

#### 2.4.4 MEM/WB

```
module memwbreg(
input clk,reset,
    input [63:0] read_data_in,
    input [63:0] result_alu_in, //2 bit 2by1 mux input b
    input [4:0] Rd_in, //EX MEM output
    input memtoreg_in, regwrite_in, //ex mem output as mem wb inputs
    output reg [63:0] readdata, //1bit
    output reg [63:0] result_alu_out,//1bit
    output reg [4:0] rd,
    output reg Memtoreg, Regwrite
11 );
12
    always @(posedge clk)
13
      begin
14
        if (reset == 1'b1)
15
          begin
16
            readdata = 63'b0;
17
            result_alu_out = 63'b0;
18
            rd = 5'b0;
19
            Memtoreg = 1'b0;
            Regwrite = 1'b0;
22
          end
        else
24
          begin
25
           readdata = read_data_in;
26
            result_alu_out = result_alu_in;
27
            rd = Rd_in;
28
            Memtoreg = memtoreg_in;
29
            Regwrite = regwrite_in;
           end
31
      end
33 endmodule
```

Listing 8: Design Module for MEM/WB

#### 2.4.5 Forwarding Unit

```
module forwardingunit

(

input [4:0] RS_1, //ID/EX.RegisterRs1

input [4:0] RS_2, //ID/EX.RegisterRs2

input [4:0] rdMem, //EX/MEM.Register Rd

input [4:0] rdWb, //MEM/WB.RegisterRd

input regWrite_Wb, //MEM/WB.RegWrite
```

```
input regWrite_Mem, // EX/MEM.RegWrite
      output reg [1:0] Forward_A,
      output reg [1:0] Forward_B
   );
12
13
    always @(*)
14
      begin
           if ( (rdMem == RS_1) & (regWrite_Mem != 0 & rdMem !=0))
16
             begin
               Forward_A = 2'b10;
18
19
           else
20
21
               // Not condition for MEM hazard
               if ((rdWb== RS_1) & (regWrite_Wb != 0 & rdWb != 0) & ~((rdMem ==
                   RS_1) &(regWrite_Mem != 0 & rdMem !=0) ) )
24
                   Forward_A = 2'b01;
                 end
26
               else
27
                 begin
28
                   Forward_A = 2'b00;
29
30
31
             end
           if ( (rdMem == RS_2) & (regWrite_Mem != 0 & rdMem !=0) )
33
34
             begin
               Forward_B = 2'b10;
35
             end
36
           else
37
             begin
               // Not condition for MEM Hazard
39
               if ( (rdWb == RS_2) & (regWrite_Wb != 0 & rdWb != 0) &
                   regWrite_Mem != 0 & rdMem !=0 ) & (rdMem == RS_2) ) )
                 begin
                   Forward_B = 2'b01;
42
                 end
43
               else
44
                 begin
45
                    Forward_B = 2'b00;
46
                 end
47
             end
48
49
      end
  endmodule
```

Listing 9: Design Module for Forwarding Unit

#### 2.5 Task 3

#### 2.5.1 Hazard Detection Circuitry

Hazards such as data, structural, and control are dealt with within the code by implementing hazard detection circuitry and stalling the pipeline. These hazards mostly arise from dependencies in the code or if the data needs to be forwarded further at some point. For this, we tried to implement the hazard detection unit that controls when to stall the pipeline or forward the data by signaling the forwarding unit to stall or flush the pipeline.

# 2.6 Results

# 2.7 Changes in Code

## 2.7.1 Hazard Detection Unit

```
module hazard_detection_unit

input Memread,
input [31:0] inst,
```



Figure 5: Simulation Output



Figure 6: Sorted Array

```
input [4:0] Rd,
      output reg stall
6
    initial
      begin
       stall = 1'b0;
11
12
      end
13
    always @(*)
14
      begin
        if (Memread == 1'b1 && ((Rd == inst[19:15]) || (Rd == inst[24:20])))
16
          stall = 1'b1;
17
        else
18
          stall = 1'b0;
19
20
      end
21 endmodule
```

Listing 10: Design Module for Hazard Detection Unit

## 2.7.2 Flush

```
module pipeline_flush

(
    input branch,
    output reg flush
);

initial
    begin
    flush = 1'b0;
end

always @(*)
begin
    if (branch == 1'b1)
```

Listing 11: Design Module for Flush

#### 2.7.3 Data Extractor

```
module data_extractor
2
      input [31:0] instruction,
3
      output reg [63:0] imm_data
4
5
6
    always @(*)
      begin
        case (instruction[6:5])
         2'b00:
11
             begin
               imm_data[11:0] = instruction[31:20];
             end
13
          2'b01:
14
             begin
               imm_data[11:0] = {instruction[31:25], instruction[11:7]};
16
17
          2'b11:
18
             begin
19
               imm_data[11:0] = {instruction[31], instruction[7], instruction
                   [30:25], instruction[11:8]};
        endcase
        imm_data = {{52{imm_data[11]}},{imm_data[11:0]}};
23
24
  endmodule
```

Listing 12: Design Module for Data Extractor

# 3 Comparison between Pipelined and non-Pipelined Single Cycle Processor

The pipelined RISC-V processor requires 800 nanoseconds to finish executing the bubble sort algorithm, in contrast to the single-cycle processor, which completes the same task in 990 nanoseconds.

A non-pipelined processor executes each instruction in a sequential manner, meaning it completes one instruction completely before moving on to the next. This can lead to inefficiencies because there may be unused portions of the processor during the execution of an instruction. On the other hand, a pipelined processor breaks down the execution of each instruction into several stages and allows multiple instructions to be processed at the same time. As a result, there is no idle time for the processor, and instructions are executed more quickly.

In practical terms, if we have a pipelined processor and assume that each stage takes the same amount of time, we can calculate the clock cycle of our pipelined processor by dividing the unpipelined cycle time per instruction by the number of stages. For example, if the unpipelined cycle time is 5ns and there are 5 stages, the pipelined processor should have a clock cycle of 1ns. However, if we keep the clock cycle time at 5ns in the pipelined version, it means that each individual module takes 5ns to execute, so the unpipelined version would take 5 times longer, or 25ns, for each instruction.

# 4 Challenges // Conclusion

Building the processor was challenging. The primary goal of pipelining was to enhance the processor's efficiency, enabling the execution of multiple tasks simultaneously. We encountered numerous issues with

simulations and the integration of stalls at critical points, making it difficult to sustain the simulation throughout. Additionally, incorporating branch conditions proved challenging due to complexity and dependency issues, yet we managed to develop a pipelined processor that addressed the hazards. The project required extensive debugging of code and modules to identify and fix problems. Ultimately, our processor successfully sorted an unsorted array using the Bubble Sort algorithm. Despite various challenges, we overcame them and created a more efficient multi-cycle, pipelined processor compared to its single-cycle counterpart.

# 5 Task Division

The single-cycle processor was implemented by all the team members combined, while Ahtisham and Hammad incorporated the pipeline stages, hazard detection, and forward-ing unit to the non-pipelined processor. Each member performed their part of the project on time efficiently.

# 6 Github Repository

https://github.com/bilalahmedss/CA-Project